>
Fa   |   Ar   |   En
   a novel low-power approximate logarithmic multiplier  
   
نویسنده arabnezhad mojtaba ,mahani ali
منبع اولين كنفرانس ملي پژوهش هاي كاربردي در مهندسي برق - 1399 - دوره : 1 - اولین کنفرانس ملی پژوهش های کاربردی در مهندسی برق - کد همایش: 99200-30496 - صفحه:0 -0
چکیده    Logarithmic multipliers are promising to improve hardware measures significantly at the cost of slight accuracy degradation. logarithmic multipliers convert multiplication into the shift and add operations. this paper has proposed a new logarithmic multiplier to reduce power and delay for applications with fewer accuracy restrictions. moreover, the error has reduced in comparison to works similar to our work. we have used a novel method to compute the powers of two products for critical path and hardware area reduction. furthermore, compared to recent work that uses nearest one detector, abstractors are replaced with xors, and for precision improvement, an additional term is considered. our proposed method is used to design a 16-bit multiplier. error analysis and simulations are done, and results show that our work reduces power by 42.9% and improves accuracy by about 25.6% compared to the design in the literature, which has state-of-the-art accuracy. while many previous works had a single-sided error, our work has a double-sided error distribution, which cancels error accumulation in some applications. evaluation of our proposed method in the jpeg standard shows that this multiplier is practical in real-world applications.
کلیدواژه logarithmic multiplier، approximate computing، error-tolerant
آدرس , iran, , iran
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved