>
Fa   |   Ar   |   En
   cntfet-based full adder with ultra low-power and pdp for mobile applications  
   
DOR 20.1001.2.9920081484.1399.1.1.45.9
نویسنده baghi rahin amir ,kadivarian afshin ,baghi rahin vahid
منبع كنفرانس ملي تكنولوژي در مهندسي برق و كامپيوتر - 1399 - دوره : 5 - پنجمین کنفرانس ملی تکنولوژی در مهندسی برق و کامپیوتر - کد همایش: 99200-81484 - صفحه:1 -5
چکیده    Designing smaller area, low power consumption, low pdp and high speed full adder is always in demand. there are growing requests for low-power and high speed full adders in several applications of computing systems such as computer graphics, scientific computing and image processing. as the channel length tends to the nanoscale regime, the use of mosfet as a basic device in the full adder achieves its functional limitations such as average power dissipation and speed. in this paper, a 1-bit full adder cell is proposed using a cntfet transistor with a supply voltage of 0.5v for mobile applications. using hspice software, all the main full adder parameters such as leakage power, average power consumption, delay and power delay product (pdp) were measured. in this study, leakage power of 33.5pw, delay of 123.71ps, average power consumption of 93nw and pdp of 11.51×10-21 j were obtained.
کلیدواژه full adder (fa) ,ultra low-power ,pdp (power-delay product) ,cntfet transistor ,mobile applications
آدرس sardroud branch, islamic azad university, science and research branch, islamic azad university, sardroud branch, islamic azad university
پست الکترونیکی mohandes.baghi@gmail.com
 
   تمام جمع کننده مبتنی بر CNTFET با توان و PDP فوق العاده پایین برای کاربردهای موبایل  
   
Authors Baghi Rahin Amir ,Kadivarian Afshin ,Baghi Rahin Vahid
Abstract   
Keywords
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved