|
|
investigating and analyzing the effect of router components on network performance on the chip with regard to power consumption
|
|
|
|
|
نویسنده
|
zogh farnaz ,alsadat emrani zarandi azadeh ,sattari naeini vahid
|
منبع
|
majlesi journal of telecommunication devices - 2018 - دوره : 7 - شماره : 4 - صفحه:179 -183
|
چکیده
|
A network on the chip is a solution to connection problems compared with traditional-based chip which can fulfil multi-dimensional communication requirements. the router is a key component of the communication network which is referred as its backbone. since the router occupies the largest area on the chip and it is the most widely used network component, in this paper, the architecture of the router in the network on the chip is examined and its roles with its components and their effect on the performance of the network are investigated, considering the parameters including time (delay), the area and more importantly the power consumption. it is shown that any modification, combination, or correction in any of the component effect on power consumption of the router and hence on the power consumption of the whole chip. to this end, the related works are examined to make an appropriate estimation of their analogy. this article will help researchers who are trying to design an optimal router based on power consumption.
|
کلیدواژه
|
network on the chip ,router architecture ,power consumption ,area
|
آدرس
|
shahid bahonar university of kerman, department of computer engineering, iran, shahid bahonar university of kerman, department of computer engineering, iran, shahid bahonar university of kerman, department of computer engineering, iran
|
پست الکترونیکی
|
vsnaeini@uk.ac.ir
|
|
|
|
|
|
|
|
|
|
|
|
Authors
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|