>
Fa   |   Ar   |   En
   Task-level data model for hardware synthesis based on concurrent collections  
   
نویسنده cong j. ,gururaj k. ,zhang p. ,zou y.
منبع journal of electrical and computer engineering - 2012 - شماره : 0
چکیده    The ever-increasing design complexity of modern digital systems makes it necessary to develop electronic system-level (esl) methodologies with automation and optimization in the higher abstraction level. how the concurrency is modeled in the application specification plays a significant role in esl design frameworks. the state-of-art concurrent specification models are not suitable for modeling task-level concurrent behavior for the hardware synthesis design flow. based on the concurrent collection (cnc) model,which provides the maximum freedom of task rescheduling,we propose task-level data model (tldm),targeted at the task-level optimization in hardware synthesis for data processing applications. polyhedral models are embedded in tldm for concise expression of task instances,array accesses,and dependencies. examples are shown to illustrate the advantages of our tldm specification compared to other widely used concurrency specifications. © 2012 jason cong et al.
آدرس computer science department,university of california los angeles,los angeles, United States, computer science department,university of california los angeles,los angeles, United States, computer science department,university of california los angeles,los angeles, United States, computer science department,university of california los angeles,los angeles, United States
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved