>
Fa   |   Ar   |   En
   Low-jitter 0.1-to-5.8 GHz clock synthesizer for area-efficient per-port integration  
   
نویسنده molavi r. ,djahanshahi h. ,zavari r. ,mirabbasi s.
منبع journal of electrical and computer engineering - 2013 - شماره : 0
چکیده    Phase-locked loops (plls) employing lc-based voltage-controlled oscillators (lc vcos) are attractive in low-jitter multigigahertz applications. however,inductors occupy large silicon area,and moreover dense integration of multiple lc vcos presents the challenge of electromagnetic coupling amongst them,which can compromise their superior jitter performance. this paper presents an analytical model to study the effect of coupling between adjacent lc vcos when operating in a plesiochronous manner. based on this study,a low-jitter highly packable clock synthesizer unit (csu) supporting a continuous (gapless) frequency range up to 5.8 ghz is designed and implemented in a 65 nm digital cmos process. measurement results are presented for densely integrated csus within a multirate multiprotocol system-on-chip phy device. © 2013 reza molavi et al.
آدرس pmc-sierra,burnaby,bc v5a 4v7,canada,university of british columbia,vancouver, Canada, pmc-sierra,burnaby, Canada, pmc-sierra,burnaby, Canada, university of british columbia,vancouver, Canada
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved