>
Fa   |   Ar   |   En
   implementing yosys & openroad for physical design (pd) of an iot device for vehicle detection via asap7 pdk  
   
نویسنده rakib s. ,biswas s.
منبع journal of electrical and computer engineering innovations - 2025 - دوره : 13 - شماره : 2 - صفحه:463 -472
چکیده    Background and objectives: the automobile industry is becoming more technologically advanced. modern vehicles are expensive, but they have cutting-edge security features. as a result, the average individual who can afford low-end vehicles must forego the latest improvements, such as greater safety. therefore, the main goal was to create a small internet of things device that could be used on a mobile device to notify the user when a car comes from the opposite direction. it will promote human safety by alerting users to that vehicle. the preparation, integration, and deployment of a modern iot-based vehicle detection device have been described in this work. from there, it goes through the openroad toolchain, and opensta is used for static timing analysis (sta) and the asap7 pdk is used for the design. in this paper, provide a performance evaluation study across all three metrics (power, performance and area), as well as the entire design flow from hardware description to final implementation.methods: the entire behavioral level code goes through several stages before reaching a physical perspective, where various tools are used for multiple tasks. to obtain the desired physical-level architecture, first, use a tool to obtain the netlist file, including every g-cell map with a pdk-specific gate-level representation. then, several stages will be followed to get the device’s physical view.results: throughout the entire experiment, the transition from rtl to gdsii was successfully achieved. once the complete design is finished, the area, power, and timings all appear fine. another unique characteristic is that the chip employed 7nm technology. the 5 ghz frequency was attained when the chip functioned flawlessly without drc or any connection problems, timing, or drv violations. less than 1 percent is the maximum allowable ir loss maintained. over 80% of the total space was utilized effectively.conclusion: to build an iot gadget manufacturable with the best ppa, the general experiment was to write rtl code and proceed to the tap-out stage. the experiment achieved the best result by utilizing open-source chip design tools. additionally, there are no drc violations, timing problems, or power loss.
کلیدواژه vlsi ,iot ,synthesis ,physical implementation ,setup and hold timing
آدرس neural semiconductor limited, bangladesh, ahsanullah university of science and technology, department of electrical and electronic engineering, bangladesh
پست الکترونیکی sbiswas.eee@aust.edu
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved