>
Fa   |   Ar   |   En
   Efficient BinDCT hardware architecture exploration and implementation on FPGA  
   
نویسنده ben abdelali a. ,chatti i. ,hannachi m. ,mtibaa a.
منبع journal of advanced research - 2016 - دوره : 7 - شماره : 6 - صفحه:909 -922
چکیده    This paper presents a hardware module design for the forward binary discrete cosine transform (bindct) and its implementation on a field programmable gate array device. different architectures of the bindct module were explored to ensure the maximum efficiency. the elaboration of these architectures included architectural design,timing and pipeline analysis,hardware description language modeling,design synthesis,and implementation. the developed bindct hardware module presents a high efficiency in terms of operating frequency and hardware resources,which has made it suitable for the most recent video standards with high image resolution and refresh frequency. additionally,the high hardware efficiency of the bindct would make it a very good candidate for time and resource-constrained applications. by comparison with several recent implementations of discrete cosine transform approximations,it has been shown that the proposed hardware bindct module presents the best performances. © 2016
کلیدواژه Binary discrete cosine transform; Design exploration; Discrete cosine transform approximation; Field programmable gate array; Hardware implementation; Very large scale integration architectures
آدرس laboratory of electronics and microelectronics,university of monastir,tunisia,high institute of informatics and mathematics of monastir, Tunisia, laboratory of electronics and microelectronics, Tunisia, laboratory of electronics and microelectronics,university of monastir,tunisia,institut jean lamour (ijl) umr7198,university of lorraine, France, laboratory of electronics and microelectronics, Tunisia
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved