|
|
Low cost circuit-level soft error mitigation techniques for combinational logic
|
|
|
|
|
نویسنده
|
Rajaei R. ,Tabandeh M. ,Fazeli M.
|
منبع
|
scientia iranica - 2015 - دوره : 22 - شماره : 6-D2 - صفحه:2401 -2414
|
چکیده
|
Following technology scaling trend, cmos circuits are facing more reliability challenges such as soft errors caused by radiation. soft error protection imposes some design overheads in power consumption, area, and performance. in this article, we propose a low cost and highly effective circuit to filter out the effect of particle strikes in combinational logic. this circuit will result in decreasing soft error propagation probability (sepp) in combinational logic. in addition, we propose a novel transistor sizing technique that reduces cost-efficiently soft error occurrence rate (seor) in the combinational logic. this technique generally results in lower design overhead as compared with previous similar techniques. in the simulations run on different iscas'89 circuit benchmarks, combining the proposed techniques, we achieved up to 70% ser reduction in the overall soft error rate of the circuits for a certain allowed overhead budget.
|
کلیدواژه
|
Soft Error (SE); Single Event Transient (SET); Multiple Event Transient (MET); Single Event Upset (SEU); Single Event Multiple Upset (SEMU); Single Event Multiple Transient (SEMT).
|
آدرس
|
sharif university of technology, Department of Electrical Engineering, ایران, sharif university of technology, Department of Electrical Engineering, ایران, iran university of science and technology, Department of Computer Engineering, ایران
|
پست الکترونیکی
|
m_fazeli@iust.ac.ir
|
|
|
|
|
|
|
|
|
|
|
|
Authors
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|