>
Fa   |   Ar   |   En
   High-Performance and Low-Power Clock Branch Sharing Pseudo-Nmos Level Converting Flip-Flop  
   
نویسنده Juneja K. ,Singh N. P. ,Sharma Y. K.
منبع International Journal Of Engineering - 2013 - دوره : 26 - شماره : 3 - صفحه:315 -322
چکیده    Multi-supply voltage design using cluster voltage scaling (cvs) is an effective way to reduce power consumption without performance degradation. one of the major issues in this method is performance and power overhead due to insertion of level converting flip-flops (lcff) at the interface from low-supply to high-supply clusters to simultaneously perform latching and level conversion. in this paper, an improved version of clocked pseudo-nmos lcff called clock branch sharing pseudo-nmos lcff has been proposed, which combines the conditional discharge technique, pseudo-nmos technique and clock branch sharing technique. based on simulation results, the proposed flip-flop exhibits up to 32.5% delay reduction and saves power up to 8.1% as compared to clocked pseudo-nmos lcff
کلیدواژه Low Power ,Level Conversion ,Flip-Flops ,Multi-Vdd Systems
آدرس Department Of Electronics And Communication, Natio, هند
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved