>
Fa   |   Ar   |   En
   Reversible Logic Multipliers: Novel Lowcost Paritypreserving Designs  
   
نویسنده Eslami-Chalandar F. ,Valinataj M. ,Jazayeri H.
منبع International Journal Of Engineering - 2019 - دوره : 32 - شماره : 3 - صفحه:381 -392
چکیده    Reversible logic is one of the new paradigms for power optimization that can be used instead of the current circuits. moreover, the faulttolerance capability in the form of error detection or error correction is a vital aspect for current processing systems. in this paper, as the multiplication is an important operation in computing systems, some novel reversible multiplier designs are proposed with the paritypreserving property which will be useful for error detection. at first, two optimal signed serial multipliers are presented based on the booth’s algorithm and its enhanced version called the kalgorithm, utilizing the new arrangements of reversible gates. then, another lowcost serial multiplier is proposed based on the conventional add & shift method to be utilized in the applications in which unsigned numbers are used. finally, a new signed parallel multiplier is proposed based on the baughwooley method that is useful for speedcritical applications. the comparative results showed that the proposed multipliers are much better than the existing designs regarding the main criterions used in reversible logic circuits including quantum cost, gate count, constant inputs, and garbage outputs.
کلیدواژه Reversible Logic ,Paritypreserving Gates ,Multiplication ,Booth’S Algorithm ,Error Detection ,Faulttolerance
آدرس Babol Noshirvani University Of Technology, School Of Electrical And Computer Engineering, Iran, Babol Noshirvani University Of Technology, School Of Electrical And Computer Engineering, Iran, Babol Noshirvani University Of Technology, School Of Electrical And Computer Engineering, Iran
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved