>
Fa   |   Ar   |   En
   Low Power March Memory Test Algorithm For Static Random Access Memories  
   
نویسنده Kumar G. Rajesh ,Babulu K.
منبع International Journal Of Engineering - 2018 - دوره : 31 - شماره : 2 - صفحه:292 -298
چکیده    Memories are most important building blocks in many digital systems. as the integrated circuits requirements are growing, the test circuitry must grow as well. there is a need for more efficient test techniques with low power and high speed. many memory built in self-test techniques have been proposed to test memories. compared with combinational and sequential circuits memory testing utilizes more amount of power. test circuitry is intensively used for memory testing. this may cause excessive power consumption during memory testing. sophisticated and efficient techniques with less overhead on power must be needed. regarding memories, power consumption is very much high during testing when compared with normal functional mode. march test algorithms are popular testing techniques used for memory testing. power consumption during testing can be reduced by reducing the switching activity in test circuitry. a new test technique is proposed in this paper to reduce power consumption in test mode by reducing the switching activity in built in self-test circuitry. address sequencing in the address decoder is changed in such a way that it reduces switching activity.
کلیدواژه Built In Self-Test ,Low Power Test ,March Test Algorithm ,Memory Built In Self-Test ,Memory Testing
آدرس Jawaharlal Nehru Technological University, Kakinada (Jntuk), Department Of Electronics And Communication Engineering, India, Jawaharlal Nehru Technological University, Kakinada (Jntuk), Department Of Electronics And Communication Engineering, India
پست الکترونیکی kapbbl@gmail.com
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved