>
Fa   |   Ar   |   En
   Gate Leakage Aware Optimal Design of Modified Hybrid Nanoscale MOSFET and Its Application to Logic Circuits  
   
نویسنده Rana A. K. ,Chand N. ,Kapoor V.
منبع iranian journal of electrical and electronic engineering - 2011 - دوره : 7 - شماره : 2 - صفحه:112 -121
چکیده    With the explosive growth in portable computing and wireless communication during last few years, power dissipation has become critical issue. under such condition gate leakage has been recognized as a dominant component of power dissipation. this work proposes a modified hybrid mosfet (mhmos) i.e. gate-to-source/drain non- overlap mosfet in combination with high-k layer/interfacial oxide as gate stack to reduce the gate leakage current. the extended s/d in the non-overlap region is induced by fringing gate electric field through high-k dielectric and sio2 dual spacer. compact analytical model and sentaurus simulation have been used to study the gate leakage behaviour of mhmos. a good agreement is observed between analytical and sentaurus simulation results. it is found that mhmos structure has reduced the gate leakage current to great extent as compared to conventional overlapped mosfet structure. further, degradation in drive current caused by the utilization of high-k gate dielectric has been improved by the use of dual spacer.
کلیدواژه Hybrid MOSFET (HMOS) ,Gate Tunneling Current ,Analytical Model ,Spacer Dielectrics ,DIBL ,Subthreshold Slope.
آدرس National Institute of Technology, Department of Electronics and Communication Engineering, India, National Institute of Technology, Department of Electronics and Communication Engineering, India, National Institute of Technology, Department of Electronics and Communication Engineering, India
پست الکترونیکی kapoor@nitham.ac.in
 
     
   
Authors
  
 
 

Copyright 2023
Islamic World Science Citation Center
All Rights Reserved