|
|
An energy efficient XOR gate implementation resistant to power analysis attacks
|
|
|
|
|
نویسنده
|
saravanan p. ,kalpana p.
|
منبع
|
journal of engineering science and technology - 2015 - دوره : 10 - شماره : 10 - صفحه:1275 -1292
|
چکیده
|
Exclusive-or (xor) operation plays an important role in the hardware implementation of many cryptographic algorithms. since the hardware implementation of xor gate is vulnerable to side channel analysis such as power analysis attacks,efficient countermeasures are required. the existing approaches provide countermeasures by placing more number of transistors at key locations in the gate implementation so as to make it resilient to power analysis attacks. but,the induction of more number of transistors increases both silicon area as well as energy dissipation of the gate. in this work,an energy efficient structure is proposed for xor gate implementation to thwart power analysis attacks. the proposed differential structure uses adiabatic logic style to achieve low energy consumption and the power analysis resistance is obtained through proper charge sharing mechanisms. the power analysis resistance is evaluated by analyzing two statistical parameters,namely normalized energy deviation (ned) and normalized standard deviation (nsd). our proposed xor gate implementation gives least values of ned and nsd when compared to the existing implementations thus proving that the proposed implementation is a more efficient countermeasure to thwart power analysis attacks. © school of engineering,taylor’s university.
|
کلیدواژه
|
Adiabatic logic; Cryptography; Hardware security; Power analysis attacks; Side channel analysis; XOR gate
|
آدرس
|
department of electronics and communication engineering,psg college of technology, India, department of electronics and communication engineering,psg college of technology, India
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Authors
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|